

Check for updates

The Institution of **Engineering and Technology** 

# Design, analysis and experimental verification ISSN 1752-1416 Received on 7th September 2019 of a high voltage gain and high-efficiency DC-Accepted on 30th March 2020 DC converter for photovoltaic applications

E-First on 3rd July 2020 doi: 10.1049/iet-rpg.2019.1020 www.ietdl.org

Waqas Hassan¹ ⊠, Yuezhu Lu¹, Majid Farhangi¹, Dylan Dah-Chuan Lu¹,², Weidong Xiao¹

<sup>1</sup>Centre for Future Energy Networks (CFEN), University of Sydney, Australia

<sup>2</sup>School of Electrical and Data Engineering, University of Technology Sydney, Australia

⋈ E-mail: wagas.hassan@sydney.edu.au

Abstract: With the rapid development of photovoltaic systems, high step-up dc-dc converters draw significant attention, which shows the design challenges for simple topology, high efficiency, reduce voltage stress, and long lifespan. This study proposes a new high voltage gain converter that utilises the primary boost conversion cell and integrates with both switched-capacitor and coupled-inductor techniques. The proposed topology is modular and extendable for ultra-high step-up voltage gain. The leakage energy is recycled by a clamp circuit to minimise the switch voltage stress and power loss. One distinctive feature is that the voltage stress on the diodes and switch becomes low as well as constant against the variation of the duty cycle. Furthermore, the coupled inductor alleviates the diodes reverse recovery losses. The steady-state analyses, operation principles, and design guidelines are presented comprehensively. A prototype circuit is constructed to test the maximum power point tracking operation with voltage conversion from 30 to 380 V at 300 W. Experimental results substantiate the theoretical analysis and claimed advantages. The proposed converter demonstrates maximum power point tracking capability and high conversion efficiency over a wide range of power. The prototype shows the weighted efficiency of 96.3% according to the EU standard.

#### Introduction

Renewable energy sources, e.g. photovoltaic (PV), wind turbine, and fuel cell, are widely used around the world [1]. DC nanogrid is the latest concept to accommodate more distributed power generation and meet future energy demands [2]. A typical structure of DC nanogrid is shown in Fig. 1, which includes the power conversion modules (PCMs) to interface various power source and load in parallel onto a shared DC bus, shown as 380 V. The DC bus can be further integrated to utility grids through a centralised inverter or other DC nanogrids.

Alternative energy sources, e.g. PV, usually yield a low and unregulated voltage. For example, a commercially available PV module produces a voltage ranging from 25 to 35 V, which is significantly lower than the standard DC bus voltage, i.e. 380 V [3]. The parallel structure, which integrates each PV module independently, as shown in Fig. 1, is preferred for higher system reliability [3]. Thus, high gain converters are essential to integrate low voltage sources into high voltage DC bus. The challenge is to attain a high conversion ratio of voltage, meanwhile maintain high



Fig. 1 Architecture of a DC nanogrid

reliability and efficiency with the maximum power point tracking (MPPT) capability.

The classical boost converter is infeasible to attain both high step-up gain and high conversion efficiency. A dual-output boost converter is proposed for bipolar DC microgrid in [4]. However, the solution is challenging to achieve both high conversion ratio and high efficiency. Therefore, research focuses on the challenge of overcoming the shortcomings to extend voltage gain at a high level. The PCMs are commonly classified as non-isolated and isolated topologies. Transformers are commonly utilised to reach a high voltage gain. Topologies using a switched capacitor and switched-inductor cells have also been proposed for high step-up voltage gain [5]. The voltage multipliers or voltage gain cells are another technique for achieving high conversion gain [6, 7]. The topologies can attain high step-up gain, but in general, suffer from high switch current stress. Thus, the solution does not show a significant advantage due to the relatively high conduction loss.

Non-isolated topologies mainly utilise coupled inductors (CLs) or transformers in the non-isolated form. Through the tapping of inductors, the converter can attain high voltage conversion ratio and low switch voltage stress [8]. The challenge for high conversion efficiency and reliability is that the leakage inductance resonates with the parasitic capacitance of the switch resulting ringing and a significant switch voltage spike. The snubber circuits are employed to recycle the energy of leakage inductor and alleviate parasitic oscillation [5, 8]. The converters presented in [9, 10] utilise the active clamp circuits. The active clamp circuits employ another active switch to realise soft switching.

However, an additional switch increases the system cost and outcomes in high losses. A clamp circuit is combined with the halfwave voltage lift circuit to attain considerable voltage gain in [11]. The converter presented in [12] utilises half-bridge cells connected in series with a flying capacitor to reduce voltage stress; however, the component count is higher. The voltage multipliers are employed in [13-17] to increase the conversion ratio of voltage further. In [13], a voltage doubler circuit is used with the secondary winding to attain high voltage gain. In [14-16], the secondary winding is integrated with two half-wave voltage multipliers to boost the conversion gain of voltage. An asymmetrical voltage



Fig. 2 Proposed dc-dc converter



Fig. 3 Critical waveforms of operating modes

multiplier network is utilised in [17] to attain a high conversion ratio of voltage.

Furthermore, the switched capacitor and coupled inductor techniques are combined in [18-25] to attain ultra-large step-up voltage gain. For higher efficiency and gain, two voltage multiplier cells are added in [19]. A diode-capacitor-based multiplier is proposed in [20], which is combined with CL to attain high conversion gain. However, the voltage stresses of the above topologies are not constant and change with the duty cycle. The converters proposed in [21, 22] utilise a resonant switched capacitor with the leakage inductance for quasi-resonant operation. In [23], the converter can achieve an ultra-large gain by extending the architecture with voltage multiplier networks; however, active switch experiences high current stress resulting in high conduction losses. A high gain converter combining a negative clamp circuit with the technology of coupled inductor is proposed in [25]. The stresses of voltage on devices are low, but the voltage gain of the converter reduces at a high duty cycle. The efficiency of the converters presented in [22, 24, 25], is relatively low for the renewable energy system. The concept of multi-winding coupled inductor is proposed in the literature to lift the voltage gain further.

It also distributes stresses of voltage; however, it increases the complexity as well as cost [26, 27]. The converters presented in [28, 29] are integrated with a single-ended primary-inductor converter to reduce the ripples in the input current. The interleaving solution is used to distribute the devices' thermal and current stresses, achieving high reliability for high power applications. However, it results in high cost, high component count, and limitation of duty cycle [30].

This research proposes a new converter that effectively coupled-inductor and switched-capacitor the technologies to attain high efficiency, high voltage conversion ratio, and low voltage stress. The architecture is modular and extendable with a single active switch to realise ultra-high step-up voltage gain. The voltage stresses on semiconductor devices are low as well as constant against the variation in the duty cycle. The switch voltage stress is significantly suppressed at 1/6 times of the output voltage. Thus, a low voltage rating switch can be utilised to decrease conduction loss and cost. The voltage stress on capacitors is also comparatively low. The MPPT operation is validated experimentally to evaluate the effectiveness of the proposed topology for PV applications. The converter demonstrates the MPPT capability for maximum energy harvesting meanwhile attaining high conversion gain and high efficiency for a wide range of power conversion. The general topology introduction and description, and operating principle are presented in the next section. It is followed by experimental evaluation and finally conclusion at the end.

# 2 Topology and steady-state analysis

The proposed topology is illustrated in Fig. 2. It comprises of a basic boost unit and voltage multiplier networks. The multiplier network consists of asymmetrical coupled-inductor switched-capacitor (ASCLSC) cells to attain high gain. ASCLSC cell contains two diodes and two capacitors integrated with the coupled inductor winding. A passive clamp circuit is formed to recycle the leakage energy. The leakage energy is stored in the clamp capacitor  $C_1$ , and then shifted to switched capacitor  $C_{S1}$  to lift the output voltage further. The switched capacitors,  $C_{S1}$  and  $C_{S2}$ , are employed in series with the secondary winding. The switched capacitors are charged and discharged by the secondary windings, during on and off state of the switch, respectively. The voltages of these capacitors depend on the winding turn ratio. Thus, the switch voltage stress can be significantly minimised.

## 2.1 Steady-state analysis

The steady-state operation characteristics are analysed based on the following assumptions:

- (i) The coupled inductor comprises of an ideal transformer with a leakage inductance  $L_{\rm k}$ , and magnetising inductance  $L_{\rm m}$ . The turns ratio is  $n=N_2/N_1$ , and the coupling coefficient is defined as  $k=L_{\rm m}/(L_{\rm m}+L_{\rm k})$ .
- (ii) The diodes and active switch are considered ideal.
- (iii) The value of capacitors is considered large; thus, their voltages are constant.

In a steady-state under the continuous current mode (CCM), there are five modes, which are illustrated by the critical waveforms in Fig. 3.

Mode I  $t \in [t_0, t_1]$ : The converter equivalent circuit and operation are shown in Fig. 4. At  $t = t_0$ , the switch is turned on, as shown in waveforms depicted in Fig. 3. The current passing through secondary winding,  $i_s$ , decreases linearly. The current in the leakage inductor increases linearly. Diodes  $D_1$ ,  $D_2$ ,  $D_4$ ,  $D_0$  are reverse biased, and  $D_3$  is forward biased. Diode  $D_3$  turns off at a low rate of change of current due to the leakage inductance. This mode ends with the forward biasing status of diodes  $D_2$  and  $D_4$ .

*Mode II*  $t \in [t_1, t_2]$ : The secondary winding current is negative, as shown in Fig. 3. Diodes  $D_1$ ,  $D_3$ , and  $D_0$  are reverse biased, and diodes  $D_2$  and  $D_4$  are forward biased. The clamp capacitor  $C_1$ 



Fig. 4 Mode I circuit operation



Fig. 5 Mode II circuit operation



Fig. 6 Mode III circuit operation



Fig. 7 Mode IV circuit operation

transfer its stored leakage energy to the switched capacitor  $C_{S1}$ . Similarly,  $C_2$  transfers energy to  $C_{S2}$  through the coupled inductor.

The circuit operation is illustrated in Fig. 5. The DC power source charges the leakage inductor  $L_{\rm k}$  and magnetising inductor  $L_{\rm m}$ . The switched capacitors  $C_{S1}$  and  $C_{S2}$  are getting charged by the secondary winding voltage  $V_{\rm s}$ .

The output capacitor  $C_0$  drives the load. The voltage across capacitors  $C_{S1}$  and  $C_{S2}$  based on Fig. 5 can be expressed as

$$V_{CS_1} = V_{C_1} + V_{\rm s}^{\rm II} \tag{1}$$

$$V_{CS_2} = V_{C_2} + V_{S}^{II} \tag{2}$$

where  $V_{\rm s}^{\rm II}$  denotes the voltage across the secondary winding in Mode II.

*Mode III*  $t \in [t_2, t_3]$ : In this mode, the switch is opened. The secondary side current  $i_s$  is increasing linearly. Diodes  $D_1, D_3$  and  $D_0$  are reverse biased, and diodes  $D_2$  and  $D_4$  are forward biased, as depicted in Fig. 6. The switch junction capacitance absorbs the leakage energy. The input source voltage charges  $C_{S1}$  and  $C_{S2}$ . This mode ends with the forward biasing status of diode  $D_1$ .

*Mode IV*  $t \in [t_3, t_4]$ : Diodes  $D_1$  and  $D_0$  are forward biased, and  $D_2$ ,  $D_3$  and  $D_4$  are reverse biased, as illustrated in Fig. 7. The switch voltage is fixed at  $V_{c1}$ . The clamp capacitor absorbs the energy from the leakage inductor. The switched capacitors  $C_{S1}$  and  $C_{S2}$  are discharged. This mode ends with the reverse biasing status of diode  $D_1$ . In this mode, all leakage energy transfers to  $C_1$ . The voltage across the capacitor  $C_1$  and the output voltage can be written as

$$V_{C_1} = V_{\rm in} - V_{Lk}^{\rm IV} - V_{\rm p}^{\rm IV} \tag{3}$$

$$V_{o} = V_{C1} + V_{CS1} + V_{CS2} - V_{s}^{IV}$$
 (4)

where  $V_{\rm p}^{\rm IV}$  and  $V_{\rm s}^{\rm IV}$  denote the voltage across the primary and secondary windings in Mode IV, respectively.

Mode V  $t \in [t_4, t_5]$ : During this mode, diodes  $D_3$  and  $D_0$  are forward biased, and  $D_1, D_2$  and  $D_4$  are reverse biased, as demonstrated in Fig. 8. The capacitor  $C_2$  is getting charged by the magnetising energy through the CL. Switched capacitors  $C_{S1}$  and  $C_{S2}$  continue to transfer their energies to the output port. This mode is switched to Mode I when the switch is turned on. The voltage across capacitor  $C_2$  can be expressed as

$$V_{C2} = -V_{\rm s}^{\rm V} \tag{5}$$

where  $V_{\rm s}^{\rm V}$  denotes the voltage across the secondary winding in Mode V.

The volt-second balance (VSB) principle on the magnetising and leakage inductors results in the voltage across capacitors and the transfer relationship, which are expressed by

$$V_{C1} = \frac{V_{\text{in}}}{1 - D} \left[ \frac{2 + D(k - 1) + nD(1 - k)}{2} \right]$$

$$V_{CS1} = \frac{[2 + D(n - 1) + k(2n + D - 3nD)]}{2(1 - D)} V_{\text{in}}$$

$$V_{C2} = \frac{nDk}{1 - D} V_{\text{in}}$$

$$V_{CS2} = \frac{nk}{1 - D} V_{\text{in}}$$
(6)

$$M_{\text{Ideal}} = \frac{V_{\text{o}}}{V_{\text{in}}} = \frac{2 + 2nk}{1 - D} \left[ 1 + \frac{nD(1 - k) + D(k - 1)}{2 + 2nk} \right]$$
(7)

The voltage conversion ratio depends on the duty ratio, coupling coefficient, and turns ratio. The voltage conversion gain at n = 2 is illustrated in Fig. 9. It depicts that conversion gain mainly varies with the duty cycle. The coupling coefficient has a negligible effect on the gain.

The actual voltage gain with the parasitic elements is computed and compared with practical voltage gain. The equivalent circuit of the proposed converter with parasitic is illustrated in Fig. 10.

By applying the VSB on the coupled inductor, the voltage conversion gain is formulated by

$$M_{\text{Real}} = \frac{2+2n}{1-D} \times \frac{1}{1+A+B+C+E}$$

where



Fig. 8 Mode V circuit operation



Fig. 9 Voltage gain characteristics of the proposed converter



Fig. 10 Proposed converter equivalent circuit with parasitic



Fig. 11 Comparison of theoretical and practical voltage gain

$$A = \frac{D(1 + 2n + D)^{2} r_{DS} + (2 + 2n)^{2} D^{2} R_{P}}{D^{2} (1 - D)^{2} R_{L}}$$

$$B = \frac{(1 + n) D R_{D1} + (2 + nD - D) R_{C1}}{2D(1 - D) R_{L}}$$

$$C = \frac{1}{D(1 - D) R_{L}} [(1 - D) (R_{D2} + R_{D4}) + 4R_{S} + R_{C2}]$$

$$+ R_{CS1} + R_{CS2} + D^{2} R_{Co} + D(R_{D3} + R_{Do})]$$

$$E = \frac{(1 - D) (V_{F1} + V_{F2} + V_{F3} + V_{F4} + V_{Fo})}{(2 + 2n) V_{in}}$$
(8)

The ideal gain, actual theoretical voltage gain, and practical voltage gain are illustrated in Fig. 11. The parasitic components degrade the voltage gain. The theoretical voltage gain including parasitic is close to practical gain with minimal difference.

#### 2.2 Performance comparison

A comparison is performed to compare the performance with other topologies in this section. The high step-up ability of the proposed topology, along with other topologies, for the similar voltage conditions under n=2 is demonstrated in Fig. 12. A comprehensive comparison including viewpoints of the number of elements, step-up capability, and peak efficiency is tabulated in Table 1. The step-up conversion capability of the proposed configuration is relatively higher than the other converters, except [18]. The converter in [18] has a higher voltage gain for the duty cycle of more than 0.5 but lower for duty cycle less than 0.5. The component count of the proposed topology is lower than [18].

#### 2.3 Current and voltage stress on devices

The average diode current is determined by ampere-second balance (ISB) principle, which results  $I_0$ . Therefore, the maximum current in diodes can be obtained as

$$i_{D2} = i_{D4} = \frac{2I_o}{D} \tag{9}$$

$$i_{D_3} = i_{Do} = \frac{2I_o}{1 - D} \tag{10}$$

$$i_{ds} = \frac{(2n+2D)I_0}{D(1-D)} \tag{11}$$

$$i_{D1} = \frac{2nI_0}{D(1-D)} \tag{12}$$

The voltage stresses on diodes and switch are given by

$$v_{ds} = V_{D1} = \frac{V_{o}}{2 + 2n} \tag{13}$$

$$V_{D2} = V_{Do} = \frac{1+n}{2+2n} V_{o} \tag{14}$$

$$V_{D3} = V_{D4} = \frac{n}{2 + 2n} V_0 \tag{15}$$

The switch voltage stress against the duty ratio is depicted in Fig. 13. The proposed converter shows a low active switch voltage stress.

The switch voltage stress against the duty ratio is depicted in Fig. 13. The proposed converter shows a low active switch voltage stress. Furthermore, the voltage stress remains constant with the change in duty ratio. This salient feature enables designers to utilise low-voltage-rating switches with low on-state resistance  $r_{ds(on)}$  to decrease the power loss. The diodes voltage stresses are also constant against the duty cycle, as indicated in (13)–(15).



**Fig. 12** Ideal voltage gain comparison in CCM operation at n = 2 and

| Table 1         Comparison with other converters |               |                         |               |
|--------------------------------------------------|---------------|-------------------------|---------------|
| Converte                                         | components    | Ideal voltage gain      | peak          |
|                                                  | (switch/core/ |                         | efficiency, % |
|                                                  | windings/     |                         |               |
|                                                  | diodes/       |                         |               |
|                                                  | capacitors)   |                         |               |
| proposed                                         | 1/1/2/5/5     | $\frac{2+2n}{1-D}$      | 96.72         |
| converter                                        |               | 1 - D                   |               |
| [13]                                             | 1/1/2/4/4     | $\frac{2+2n-nD}{1-D}$   | 96.70         |
| [14]                                             | 2/1/2/2/5     | $\frac{1+n}{1-D}$       | 96.60         |
| [15, 16]                                         | 1/1/2/4/4     | $\frac{1+n+nD}{1-D}$    | 95.88, 95.50  |
| [17, 19]                                         | 1/1/2/4/4     | $\frac{2+n+nD}{1-D}$    | 97.10, 96.90  |
| [18]                                             | 1/1/2/6/6     | $\frac{1+2n+nD}{1-D}$   | 95.31         |
| [21]                                             | 1/2/2/4/5     | $\frac{1+(1+D)n}{1-D}$  | 97.20         |
| [22, 24]                                         | 2/1/2/2/3,    | $\frac{2+n}{1-D}$       | 93.9093.50    |
| -                                                | 1/1/2/3/3     | $\overline{1-D}$        |               |
| [25]                                             | 1/1/2/4/4     | $\frac{3+2n-nD-D}{1-D}$ | 93.70         |
| [28]                                             | 1/2/2/4/5     | $\frac{2+n+D}{1-D}$     | 94.00         |



**Fig. 13** Comparison of voltage stress across the active switch under n = 2

#### 2.4 Voltage stress on capacitors

The voltage stresses on capacitors are given as

$$V_{C_1} = \frac{V_0}{2 + 2n} \tag{16}$$

$$V_{CS_1} = \frac{1 + n - nD}{2 + 2n} V_{\rm o} \tag{17}$$

$$V_{C2} = \frac{nD}{2 + 2n} V_{0} \tag{18}$$

$$V_{CS2} = \frac{n}{2 + 2n} V_{\rm o} \tag{19}$$

A comparison of maximum voltage stress on the capacitor with other high step-up converters is depicted in Fig. 14. The voltage stress analysis reveals that the proposed converter has comparatively lower maximum voltage stress, except [15, 16]. The converters proposed in [15, 16] show lower voltage conversion gain, and lower conversion efficiency. Furthermore, the voltage stress on the active switch is high, as shown in Fig. 13.

#### 2.5 Generalised structure for realisation of ultra-high gain

The architecture of the proposed configuration can be extended by employing more ASCLSC cells for realising an ultra-high gain. The general structure of the proposed configuration with m-1cells is depicted in Fig. 15a. Switched capacitors,  $C_{S_1}, ..., C_{S_m}$  are implemented in series with the secondary winding. Switched capacitors are charged and discharged by the respective secondary windings  $N_2, ..., N_m$  during turned on and off states of the switch, respectively. Their stored energies are shifted to the load and capacitor  $C_0$ .

The equivalent circuit during the switch on interval is displayed in Fig. 15b. The capacitors' voltage can be described as

$$\begin{cases} V_{CS1} = V_{C1} + n_1 V_{\text{in}} \\ V_{CSi} = V_{Ci} + n_{(i-1)} V_{\text{in}} & i = 2, 3, ..., m \end{cases}$$
 (20)

The turned off corresponding state circuit is displayed in Fig. 15c. Similarly, the following voltage can be described as:

$$\begin{cases} V_{C_1} = V_{\text{in}} - V_{\text{p}}^{\text{II}} \\ V_{C_i} = -n_{(i-1)}(V_{\text{in}} - V_{C_1}) & i = 2, 3, ..., m \end{cases}$$
 (21)

The VSB principle results in the following equations:

$$V_{C1} = \frac{1}{1 - D} V_{\text{in}}$$

$$V_{Ci} = n_{(i-1)} \frac{D}{1 - D} V_{\text{in}} \quad i = 2, 3, ..., m$$
(22)

$$\begin{cases} V_{CS1} = \frac{1 + n_1(1 - D)}{1 - D} V_{\text{in}} \\ V_{CSi} = \frac{n_{(i-1)}}{1 - D} V_{\text{in}} \quad i = 2, 3, ..., m \end{cases}$$
 (23)

The output voltage during the off period of the switch can be written as

$$V_0 = \sum_{j=1}^{m} V_{Cj} + \sum_{k=1}^{m} V_{CSk}$$
 (24)

By putting (22) and (23) into (24), the relationship between input and output voltages is given as

$$\frac{V_{\rm o}}{V_{\rm in}} = \frac{1}{1 - D} \left[ (2 + n_1 - n_1 D) + (1 + D) \sum_{i=1}^{m-1} n_{(i)} \right]$$
 (25)



**Fig. 14** Comparison of maximum voltage stress on the capacitor under n=2







Fig. 15 Proposed high gain converter (a) Schematic, (b) ON state, (c) OFF state

The number of ASCLSC cells utilised in the proposed converter are (m-1). For a particular case, when the number of turns ratios are the same for the coupled inductor, i.e.  $n = N_2/N_1 = N_3/N_1, \ldots, = N_m/N_1$ , the voltage conversion ratio can be simplified as

$$\frac{V_{\rm o}}{V_{\rm in}} = \frac{2 + n(2 + (m - 2)(1 + D))}{1 - D} \tag{26}$$

The voltage gain characteristics are demonstrated in Fig. 16. The proposed topology can attain ultra-large step-up voltage conversion gain by employing multiple ASCLSC cells. The duty cycle is a crucial parameter to control the output voltage. The turns ratio can also adjust the gain. For practical application, this allows designers to assign the duty ratio within the desirable range and to avoid extremely modulation indices.

#### 2.6 Efficiency analysis

According to Fig. 10, the conduction losses in the parasitic of passive and active components can be calculated by RMS current. The ripple in the capacitors voltage and inductor current is neglected to simplify the mathematical analysis. The average current in each diode is equal to the output current. Thus, the forward voltage drop of the respective diode is multiplied with the average current to compute the diode loss due to forward voltage drop. The RMS current in different converter's components is calculated with the help of theoretical plots in Fig. 3 and expressed

$$I_{Lk(\text{rms})} = \frac{2I_{\text{o}}}{1 - D} \sqrt{\frac{n^2 + 2nD + D}{D}}$$
 (27)

$$I_{s(\text{rms})} = \frac{2I_{\text{o}}}{\sqrt{D(1-D)}} \tag{28}$$

$$I_{ds(rms)} = \frac{1 + 2n + D}{D(1 - D)} I_o \sqrt{D}$$
 (29)

$$I_{D_{1}(\text{rms})} = I_{o}\sqrt{\frac{1+n}{1-D}}$$
 (30)

$$I_{D2(\text{rms})} = I_{D4(\text{rms})} = \frac{I_0}{\sqrt{D}}$$
 (31)

$$I_{D3(\text{rms})} = I_{Do(\text{rms})} = \frac{I_0}{\sqrt{1 - D}}$$
 (32)

$$I_{Cin(rms)} = \frac{2nI_0}{\sqrt{D(1-D)}}$$
(33)

$$I_{C_{1(\text{rms})}} = I_{o} \sqrt{\frac{1 + nD}{D(1 - D)}}$$
 (34)

$$I_{C2(\text{rms})} = I_{CS_{1}(\text{rms})} = I_{CS_{2}(\text{rms})} = \frac{I_{o}}{\sqrt{D(1-D)}}$$
 (35)

$$I_{Co(rms)} = I_o \sqrt{\frac{D}{1 - D}}$$
 (36)

According to Faraday's law, the peak flux density in the coupled inductor is obtained as

$$\Delta B = \frac{D(1-D)V_{\rm o}}{(2+2n)N_{\rm i}A_{\rm c}f_{\rm s}}$$
 (37)

where  $A_{\rm c}$  represents the cross-sectional area of the core, and  $N_{\rm l}$  is the number of turns on the primary winding. After calculating the peak flux density, the core losses in the coupled inductor are estimated by the ferrite curve in the datasheet. The typical curve provides the core loss density for a given peak flux density at different frequencies. Thus, the core losses can be estimated by

$$P_{\text{core}} = [\text{core loss density}] \times V_{\text{e}}$$
 (38)

where  $V_{\rm e}$  denotes the volume of the core.

The switching loss in the switch is predicted by



Fig. 16 Voltage conversion gain under different ASCLSC cells

Table 2 PV module parameters

| Table 2 FV Illoudie parameters       |                |
|--------------------------------------|----------------|
| Parameters                           | Nominal values |
| maximum power – $P_{\text{max}}$     | 300 W          |
| MPP voltage – $V_{\rm mpp}$          | 30 V           |
| MPP current – $I_{mpp}$              | 10 A           |
| open-circuit voltage — $V_{\rm oc}$  | 38.6 V         |
| short-circuit current – $I_{\rm sc}$ | 10.6 A         |
|                                      |                |



Fig. 17 I–V and P–V curves at different irradiance

$$P_{\text{sw\_loss}} = \frac{1}{2} V_{\text{ds}} [i_{\text{ds-min}} \times t_{\text{on}} + i_{\text{ds-max}} \times t_{\text{off}}] f_{\text{s}}$$
 (39)

where  $t_{\rm on}$  and  $t_{\rm off}$  are the rise and fall time of the switch, respectively. The overall conversion efficiency includes the conduction, core and switching losses, which is formulated by

$$\eta = \frac{P_{\text{o}}}{P_{\text{in}}} = \frac{1}{1 + A_1 + A_2 + A_3 + A_4 + A_5 + A_6 + A_7 R_{\text{L}}}$$

where

$$A_{1} = \frac{4R_{S} + 4n^{2}R_{Cin} + R_{C2} + R_{CS1} + R_{CS2}}{D(1 - D)R_{L}}$$

$$A_{2} = \frac{D(1 + n)R_{D1} + (1 + nD)R_{C1} + 2(1 - D)(R_{D2} + R_{D4})}{2D(1 - D)R_{L}}$$

$$A_{3} = \frac{(1 + 2n + D)^{2}Dr_{DS} + 4(n^{2} + 2nD + D)DR_{P}}{D^{2}(1 - D)^{2}R_{L}}$$

$$A_{4} = \frac{(V_{F1} + V_{F2} + V_{F3} + V_{F4} + V_{F0})}{V_{0}}$$

$$A_{5} = \frac{R_{D3} + R_{D0} + DR_{C0}}{(1 - D)R_{L}}$$

$$A_{6} = \frac{(n + D)}{D(2 + 2n)(1 - D)} \left[ \left(1 - \frac{R_{L}D^{2}(1 - D)^{2}}{2(2 + 2n)(n + D)L_{m}f_{s}}\right)t_{on} + t_{off}\right]f_{s}$$

$$A_{7} = \frac{P_{core}}{V_{0}^{2}}$$

$$(40)$$

### 2.7 MPPT operation and design guidelines

The proposed topology is specified for a module integrated PV system in DC nanogrid. The objective is to inject maximum power into the grid at any instant. Therefore, the MPPT operation is essential and needs to be validated for maximum energy harvesting from the PV module. Different MPPT algorithms have been proposed in the literature to track maximum power point (MPP) of PV to inject maximum power into DC gird. The MPPT is not the technical contribution in this research; therefore, the regular perturb and observe (P&O) algorithm is employed for the implementation. The parameters of the PV module are listed in Table 2. The I-V and P-V curves at different insulation levels are illustrated in Fig. 17. The input PV voltage and current at MPP under irradiance 1000 W/m² are 30 V and 10 A, respectively. The output voltage is regulated at 380 V, as it is the standard DC bus voltage value in DC nanogrid.

The switching frequency is a vital circuit parameter. Typically, a lower switching frequency results in low switching loss but sparse power density. The higher switching frequency yields better power density. The proposed topology shows low switch voltage stress, which results in low switching losses. Thus, switching frequency can be pushed higher. The switching frequency is specified as 100 kHz.

The coupled inductor is a critical component of the proposed converter. The turn ratio of the coupled inductor is obtained as

$$n = \frac{V_{\rm o}(1-D) - 2V_{\rm in}}{2V_{\rm in}} \tag{41}$$

The nominal duty ratio is selected as 0.5. The design of coupled inductor consists of three parameters: the magnetic core; wire selection; and the value of magnetising inductance. The choice of the magnetic core is crucial to keep the core losses low in the coupled inductor. For high-frequency operation, the ferrite magnetic core is preferred due to comparatively low losses at high frequencies. A ferrite core is available in different geometries such as E, U, RS and pot cores. In the proposed converter, the ETD 44 ferrite core is used. The core losses can be estimated by (37) and (38).

The selection of magnetic wire is important to keep the ac and dc losses to the low level. For high-frequency operation, Litz wire is commonly used to constrain losses, from skin effect and proximity effect, low in the converter. The prototype utilises standard magnet wire for validation but assures high efficiency. Litz wire can be used to enhance efficiency further. The wire sizing is based on the root mean square (RMS) current, which is expressed in (27) and (28). Therefore, the copper losses in the coupled inductor can be calculated as

$$P_{\text{copper}} = I_{Lk(\text{rms})}^2 \times R_{\text{P}} + I_{s(\text{rms})}^2 \times R_{\text{s}}$$
 (42)

Table 3 Key parameters and components description

| crs and compone            | ina acaciption                                                                                                                                                                        |
|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Parameters                 | Nominal values                                                                                                                                                                        |
| $V_{\rm in}/V_{\rm o}$     | 25–35/380 V                                                                                                                                                                           |
| ETD-44                     | Ferrite Core, N97                                                                                                                                                                     |
| $L_{ m m}$                 | 70 µH                                                                                                                                                                                 |
| $L_{ m k}$                 | 0.89 µH                                                                                                                                                                               |
| $n=N_1:N_2$                | 10:23                                                                                                                                                                                 |
| primary/secondary          | 5.26/3.31 mm <sup>2</sup>                                                                                                                                                             |
| $f_{ m s}$                 | 100 kHz                                                                                                                                                                               |
| $f_{ m mppt}$              | 10 Hz                                                                                                                                                                                 |
| S                          | IPB027N10N3 (100 V)                                                                                                                                                                   |
| $D_1$                      | STPS30SM100SG-TR                                                                                                                                                                      |
| $D_3, D_4$                 | TST40L200CW                                                                                                                                                                           |
| $D_2,\ D_{ m o}$           | MBR40250TG                                                                                                                                                                            |
| $C_1, C_2, C_{S1}, C_{S2}$ | 40 µF                                                                                                                                                                                 |
| $C_{\rm in},~C_{\rm o}$    | 220 µF                                                                                                                                                                                |
|                            | Parameters $V_{\rm in}/V_{\rm o}$ ETD-44 $L_{\rm m}$ $L_{\rm k}$ $n=N_1{:}N_2$ primary/secondary $f_{\rm s}$ $f_{\rm mppt}$ $S$ $D_1$ $D_3,\ D_4$ $D_2,\ D_0$ $C_1,C_2,C_{S1},C_{S2}$ |



Fig. 18 Experimental setup in the laboratory

The magnetising inductance is designed to assure continuous conduction mode (CCM) operation. The boundary-value of magnetising inductance is derived and expressed as

$$L_{\rm m} \ge \frac{D(1-D)^2(1+n)R}{(2+2n)^3 f_{\rm S}} \tag{43}$$

The high value of magnetising inductance also results in low ripple current. However, it increases the size and cost of the coupled inductor. Moreover, it also increases the leakage inductance. Therefore, by considering the trade-off, the optimum value is obtained, which is listed in Table 3.

The semiconductor devices are chosen according to the voltage and current stresses from (9) to (15). The selection of capacitors is based on the capacitor's voltage stress and ripple in the capacitor voltages. The voltages across capacitors are calculated by (16)–(19). The capacitance value is determined to bound the ripple to an appropriate domain. Thus, the capacitance is obtained as

$$C \ge \frac{P_{\text{max}}}{V_{\text{C}} \Delta V_{\text{C}} f_{\text{S}}} \tag{44}$$

where  $\Delta V_C$  represents ripple in the capacitors' voltage. The input PV side capacitor is required to regulate the input voltage to ensure MPPT. The value of the capacitor is calculated to allow ripple in the input PV voltage within an acceptable range. Therefore, it is calculated as

$$C_{\rm in} \ge \frac{2(n+D)I_{\rm o}}{8\Delta V_{\rm in}f_{\rm s}D(1-D)}$$
 (45)

where  $\Delta V_{\rm in}$  represents ripple in the input PV voltage.



Fig. 19 Experimental results under full load

### 3 Experimental evaluation

A hardware prototype is constructed and tested to validate the MPPT performance and theoretical analysis. It is rated at 300 W with the switching frequency at 100 kHz. Due to the advantage of high conversion gain, as expressed in (7), the winding turns ratio of the CL is designed low as n = 2.25, even though the rated voltage conversion ratio is from 30 to 380 V. The components are listed in Table 3. A picture of the experimental setup is shown in Fig. 18. The solar array simulator (62050H-600S) is used to emulate the PV operation. The simulator can be programmed, and the desired parameters such as MPP voltage and current can be configured. The electronic load is used to model a constant dc bus voltage. The microcontroller (TMS320F28035) is utilised for MPPT implementation. Based on the maximum power rating, the recorded waveforms are illustrated in Fig. 19. The switching function S, switch current and voltage, and output voltage are displayed in Fig. 19a. The switch voltage waveform shows consistency with (13). The voltage across the switch is clamped at 62 V, which is 15% of the output voltage of 380 V, which proves the anticipated performance. A minor spike can be seen in the waveform of  $v_{ds}$  at the turn off instant due to the leakage energy. However, the leakage



Fig. 20 Experimental waveforms of the voltage across diodes and capacitors

energy is mostly absorbed by capacitor  $C_1$ . The stored energy is then moved to the output through the clamping path. This proves the utilisation of the MOSFET model of IPB027N10N3, which is rated for 100 V. The output voltage is consistent with the theoretical expectation. The current flowing through diodes  $D_1$ ,  $D_2$ ,  $D_4$  are depicted in Fig. 19b. The current waveforms of output diode and diode  $D_3$  are displayed in Fig. 19c. The diode current waveforms show consistency with theoretical waveforms. The voltage across diodes  $D_4$  and  $D_o$  are shown in Fig. 20a. The voltage waveforms of capacitors are demonstrated in Fig. 20b. The measured waveforms satisfy the expectation in (16)-(19). In general, the experimental waveforms are analogous to the theoretical results and substantiate the theoretical analysis. The MPPT operation is based on the tracking frequency, which is demonstrated in Fig. 21. The MPPT controller tracking frequency  $f_{\rm mppt}$ , also called perturbation frequency, is set 10 Hz. The PV input voltage and current, and output voltage waveforms at constant irradiance, 1000 W/m<sup>2</sup>, are shown in Fig. 21a. The input voltage is regulated at MPP, i.e. 30 V and the input current is 10 A, which corresponds to MPP, as portrayed in PV module I-V and P-V characteristics in Fig. 17. Thus, the maximum power is extracted from the PV module. One drawback of the P&O algorithm is steady-state oscillation around MPP, as shown in Fig. 21a. The smaller step size improves the performance in steady-state as the oscillation becomes close to MPP, resulting in a smaller ripple in PV voltage and current; however, the tracking speed becomes slow. There is a trade-off between accuracy and tracking speed. The step size in terms of duty cycle perturbation is chosen as 0.005 in the proposed design.

Fig. 21a shows that ripple in the PV module voltage and current is small, less than 5%, in steady-state due to relatively low step size. There are many improved algorithms proposed in the literature, such as modified P&O and Incremental Conductance,



Fig. 21 PV input voltage and current, and output voltage with MPPT operation

Time: 200ms/div

Transient Region

(a) Constant irradiance: 1000 W/m<sup>2</sup>, (b) Irradiance changed from 500 to 1000 W/m<sup>2</sup>

which can be employed to improve the MPPT performance further [31, 32].

As the PV power changes with insolation; therefore, the MPPT operation at different insolation is shown in Fig. 21b. The converter is operating at the MPP and extracting 150 W power under an insolation level of 500 W/m<sup>2</sup>. The PV module voltage is regulated at 31.2 V, which corresponds to MPP at 500 W/m<sup>2</sup>. The solar irradiance is changed from 500 to 1000 W/m<sup>2</sup>. The MPPT algorithm tracks and regulates the PV module voltage at 30 V, which corresponds to new MPP at 1000 W/m<sup>2</sup>, as indicated in Fig. 21b. The transient and steady-state operations are illustrated in Fig. 21b to demonstrate the MPPT performance under a change in irradiance. The controller is tracking MPP. The change in the PV module voltage at different irradiance level is small. The topology demonstrates the MPPT performance with the change in irradiance, which is expected in PV systems. A power loss analysis is carried out as in [8], and a model is made. The model identifies the losses in each component. The percentage distribution of losses of the proposed converter at rated power is depicted in Fig. 22. The switch contributes almost 20% of the power losses. The diodes and capacitors reveal comparatively low losses. The Litz wire can be used in future research to decreases the conduction losses in order to enhance efficiency further. The theoretical efficiency based on the efficiency analysis in (40) is plotted along with the experimental conversion efficiency, and shown in Fig. 23 with a wide range of load conditions. The evaluation shows that the peak efficiency is 96.7%, which is less than the peak theoretical efficiency (97.3%) that is obtained from the theoretical analysis in (40). The full load practical efficiency is 95.2%, and full load theoretical efficiency is 96.1%. Both efficiency curves follow the same fashion; however, the practical system displays lower efficiency than theoretical prediction due to miscellaneous losses such as PCB losses. The significant power variation can be expected since the alternative energy source, such as PV, shows



Fig. 22 Theoretical percentage loss distribution at full power



Fig. 23 Comparison of theoretical and experimental conversion efficiencies

intermittent nature in terms of power output. Therefore, the weighted efficiencies like the European Efficiency (EU) and California Energy Commission efficiency (CEC) are applied to evaluate the effectiveness of the proposed topology for PV applications. The EU efficiency is computed to be 96.3%, and the CEC is 96.1%.

#### Conclusion

This research has presented a new high gain DC-DC converter to interface solar PV sources into DC nanogrid. The topology utilises both switched capacitor and coupled inductor techniques to attain high efficiency and high voltage gain. The architecture of the proposed configuration is also extendable for an ultra-large conversion ratio of voltage. The switch voltage stress is significantly reduced, which is measured to be one-sixth of the output voltage. Moreover, the voltage stresses on devices are constant against the entire duty cycle operation. The theoretical analysis and design guidelines are elaborated in detail. Moreover, a comprehensive comparison is conducted to show the advantages of the proposed solution. The performance expectation of the proposed topology is substantiated experimentally in the laboratory. The converter demonstrates the MPPT capability for maximum energy harvesting. The efficiency curve shows a flat pattern with the improvement of low power levels. The converter prototype shows a peak efficiency of 96.7% and a weighted efficiency of 96.3% according to the EU standard. The proposed solution has demonstrated high efficiency, high voltage gain, and low and constant voltage stresses with the MPPT function.

#### 5 References

Shahidehpour, M., Li, Z., Gong, W., et al.: 'A hybrid ac\dc nanogrid: the Keating Hall Installation at the Illinois Institute of Technology', IEEE [1] Electrific. Mag., 2017, 5, (2), pp. 36-46

- Frances, A., Asensi, R., García, Ó, et al.: 'Modeling electronic power [2] converters in smart DC microgrids - an overview', IEEE Trans. Smart Grid,
- 2018, **9**, (6), pp. 6274–6287 Xiao, W., El Moursi, M.S., Khan, O., *et al.*: 'Review of grid-tied converter [3] topologies used in photovoltaic systems', IET Renew. Power Gener., 2016, 10,
- [4] Rezayi, S., Iman-Eini, H., Hamzeh, M., et al.: 'Dual-output dc/dc boost converter for bipolar dc microgrids', IET Renew. Power Gener., 2019, 13, (8), pp. 1402-1410
- Forouzesh, M., Siwakoti, Y.P., Gorji, S.A., et al.: 'Step-up DC–DC converters: a comprehensive review of voltage-boosting techniques, [5] topologies, and applications', *IEEE Trans. Power Electron.*, 2017, **32**, (12), pp. 9143-9178
- Tofoli, F.L., de Castro Pereira, D., de Paula, W.J., et al.: 'Survey on nonisolated high-voltage step-up dc-dc topologies based on the boost converter', IET Power Electron., 2015,  $\bf 8$ , (10), pp. 2044–2057
- Jalilzadeh, T., Rostami, N., Babaei, E., et al.: 'Ultra-step-up dc-dc converter with low-voltage stress on devices', *IET Power Electron.*, 2019, **12**, (3), pp. [7]
- Liu, H., Hu, H., Wu, H., et al.: 'Overview of high-step-up coupled-inductor [8] boost converters', IEEE J. Emerg. Sel. Top. Power Electron., 2016, 4, (2), pp.
- [9] Lee, S.-W., Do, H.-L.: 'High step-up cascade synchronous boost DC-DC converter with zero-voltage switching', IET Power Electron., 2018, 11, (3),
- Forouzesh, M., Shen, Y., Yari, K., et al.: 'High-efficiency high step-up DC-DC converter with dual coupled inductors for grid-connected photovoltaic systems', IEEE Trans. Power Electron., 2018, 33, (7), pp. 5967–5982
- Gu, B., Dominic, J., Lai, J.-S., et al.: 'High boost ratio hybrid transformer DC-DC converter for photovoltaic module applications', IEEE Trans. Power Electron., 2013, 28, (4), pp. 2048-2058
- Lin, B.-R.: 'Modular resonant dc/dc converter for dc grid system [12] applications', *IET Renew. Power Gener.*, 2017, **11**, (7), pp. 952–958 Hsieh, Y.-P., Chen, J.-F., Liang, T.-J., *et al.*: 'Analysis and implementation of
- **[13]** a novel single-switch high step-up DC-DC converter', IET Power Electron.,
- 2012, **5**, (1), pp. 11–21 Gao, W., Zhang, Y., Lv, X.-Y., *et al.*: 'Non-isolated high-step-up soft switching DC/DC converter with low-voltage stress', *IET Power Electron.*, [14] 2017, **10**, (1), pp. 120–128
- Hsieh, Y.-P., Chen, J.-F., Liang, T.-J., et al.: 'Novel high step-up DC-DC converter for distributed generation system', IEEE Trans. Ind. Electron., 2013, 60, (4), pp. 1473-1482
- Hwu, K.-I., Jiang, W.-Z., Yang, L.-C.: 'High-step-up single-switch DC-DC converter with low voltage spike', *IET Power Electron.*, 2015, **8**, (12), pp. [16]
- Ai, J., Lin, M.: 'Ultralarge gain step-up coupled-inductor dc-dc converter with an asymmetric voltage multiplier network for a sustainable energy system', *IEEE Trans. Power Electron.*, 2017, **32**, (9), pp. 6896–6903
- Hsieh, Y.-P., Chen, J.-F., Liang, T.-J., et al.: 'Novel high step-up DC-DC converter with coupled-inductor and switched-capacitor techniques', *IEEE* Trans. Ind. Electron., 2012, 59, (2), pp. 998-1007
- Ajami, A., Ardi, H., Farakhor, A.: 'A novel high step-up DC/DC converter based on integrating coupled inductor and switched-capacitor techniques for renewable energy applications', IEEE Trans. Power Electron., 2015, 30, (8), pp. 4255-4263
- Axelrod, B., Beck, Y., Berkovich, Y.: 'High step-up DC-DC converter based [20] on the switched-coupled-inductor boost converter and diode-capacitor multiplier: steady state and dynamics', *IET Power Electron.*, 2015, **8**, (8), pp.
- [21] Forouzesh, M., Yari, K., Baghramian, A., et al.: 'Single-switch high step-up converter based on coupled inductor and switched capacitor techniques with
- quasi-resonant operation', *IET Power Electron.*, 2017, **10**, (2), pp. 240–250 Ye, Y., Cheng, K., Chen, S.: 'A high step-up PWM DC–DC converter with coupled-inductor and resonant switched-capacitor', *IEEE Trans. Power*
- Electron., 2017, 32, (10), pp. 7739–7749

  Hassan, W., Lu, D.D.-C., Xiao, W.: 'Single switch high step-up DC–DC converter with low and steady switch voltage stress', *IEEE Trans. Ind.* Electron., 2019, 66, (12), pp. 9326–9338. doi: 10.1109/TIE.2019.2893833
- Muhammad, M., Armstrong, M., Elgendy, M.A.: 'Analysis and implementation of high-gain non-isolated DC–DC boost converter', *IET Power Electron.*, 2017, **10**, (11), pp. 1241–1249

  Ai, J., Lin, M.: 'High step-up DC–DC converter with low power device
- voltage stress for a distributed generation system', IET Power Electron.,
- 2018, 11, (12), pp. 1955–1963 Siwakoti, Y.P., Blaabjerg, F.: 'Single switch nonisolated ultra-step-up DC–DC [26] converter with an integrated coupled inductor for high boost applications', *IEEE Trans. Power Electron.*, 2017, **32**, (11), pp. 8544–8558
- Ye, Y., Peng, W., Jiang, B.: 'High step-up dc-dc converter with multi-winding CL and switched capacitor', *IET Power Electron.*, 2018, **11**, (14), pp. 2232– [27]
- [28]
- Moradpour, R., Ardi, H., Tavakoli, A.: 'Design and implementation of a new sepic-based high step-up DC/DC converter for renewable energy applications', *IEEE Trans. Ind. Electron.*, 2018, **65**, (2), pp. 1290–1297 Ardi, H., Ajami, A., Sabahi, M.: 'A novel high step-up DC-DC converter with continuous input current integrating coupled inductor for renewable energy applications', *IEEE Trans. Ind. Electron.*, 2018, **65**, (2), pp. 1306–1315
- Zheng, Y., Xie, W., Smedley, K.: 'Interleaved high step-up converter with coupled inductors', *IEEE Trans. Power Electron.*, 2019, **34**, (7), pp. 6478– [30]

- [31] Lyden, S., Haque, M.: 'Maximum power point tracking techniques for photovoltaic systems: a comprehensive review and comparative analysis', *Renew. Sust. Energy Rev.*, 2015, 52, pp. 1504–1518
- [32] Xiao, W.: 'Photovoltaic power system: modeling, design, and control' (John Wiley & Sons, 2017)